Skip to content

Commit dc71d92

Browse files
Ovidiu Panaitgeertu
authored andcommitted
clk: renesas: r9a09g056: Fix ordering of module clocks array
The r9a09g056_mod_clks array is sorted by CPG_CLKON register number and bit position. Move the RSPI 0/1/2 module clock entries to their correct position to restore the array sort order. Fixes: 1f76689 ("clk: renesas: r9a09g056: Add entries for RSCIs") Signed-off-by: Ovidiu Panait <ovidiu.panait.rb@renesas.com> Reviewed-by: Geert Uytterhoeven <geert+renesas@glider.be> Link: https://patch.msgid.link/20260125192706.27099-2-ovidiu.panait.rb@renesas.com Signed-off-by: Geert Uytterhoeven <geert+renesas@glider.be>
1 parent 79cac2b commit dc71d92

1 file changed

Lines changed: 18 additions & 18 deletions

File tree

drivers/clk/renesas/r9a09g056-cpg.c

Lines changed: 18 additions & 18 deletions
Original file line numberDiff line numberDiff line change
@@ -289,6 +289,24 @@ static const struct rzv2h_mod_clk r9a09g056_mod_clks[] __initconst = {
289289
BUS_MSTOP(5, BIT(13))),
290290
DEF_MOD("wdt_3_clk_loco", CLK_QEXTAL, 5, 2, 2, 18,
291291
BUS_MSTOP(5, BIT(13))),
292+
DEF_MOD("rspi_0_pclk", CLK_PLLCLN_DIV8, 5, 4, 2, 20,
293+
BUS_MSTOP(11, BIT(0))),
294+
DEF_MOD("rspi_0_pclk_sfr", CLK_PLLCLN_DIV8, 5, 5, 2, 21,
295+
BUS_MSTOP(11, BIT(0))),
296+
DEF_MOD("rspi_0_tclk", CLK_PLLCLN_DIV8, 5, 6, 2, 22,
297+
BUS_MSTOP(11, BIT(0))),
298+
DEF_MOD("rspi_1_pclk", CLK_PLLCLN_DIV8, 5, 7, 2, 23,
299+
BUS_MSTOP(11, BIT(1))),
300+
DEF_MOD("rspi_1_pclk_sfr", CLK_PLLCLN_DIV8, 5, 8, 2, 24,
301+
BUS_MSTOP(11, BIT(1))),
302+
DEF_MOD("rspi_1_tclk", CLK_PLLCLN_DIV8, 5, 9, 2, 25,
303+
BUS_MSTOP(11, BIT(1))),
304+
DEF_MOD("rspi_2_pclk", CLK_PLLCLN_DIV8, 5, 10, 2, 26,
305+
BUS_MSTOP(11, BIT(2))),
306+
DEF_MOD("rspi_2_pclk_sfr", CLK_PLLCLN_DIV8, 5, 11, 2, 27,
307+
BUS_MSTOP(11, BIT(2))),
308+
DEF_MOD("rspi_2_tclk", CLK_PLLCLN_DIV8, 5, 12, 2, 28,
309+
BUS_MSTOP(11, BIT(2))),
292310
DEF_MOD("rsci0_pclk", CLK_PLLCLN_DIV16, 5, 13, 2, 29,
293311
BUS_MSTOP(11, BIT(3))),
294312
DEF_MOD("rsci0_tclk", CLK_PLLCLN_DIV16, 5, 14, 2, 30,
@@ -389,24 +407,6 @@ static const struct rzv2h_mod_clk r9a09g056_mod_clks[] __initconst = {
389407
BUS_MSTOP(11, BIT(12))),
390408
DEF_MOD("rsci9_ps_ps1_n", CLK_PLLCLN_DIV64, 8, 14, 4, 14,
391409
BUS_MSTOP(11, BIT(12))),
392-
DEF_MOD("rspi_0_pclk", CLK_PLLCLN_DIV8, 5, 4, 2, 20,
393-
BUS_MSTOP(11, BIT(0))),
394-
DEF_MOD("rspi_0_pclk_sfr", CLK_PLLCLN_DIV8, 5, 5, 2, 21,
395-
BUS_MSTOP(11, BIT(0))),
396-
DEF_MOD("rspi_0_tclk", CLK_PLLCLN_DIV8, 5, 6, 2, 22,
397-
BUS_MSTOP(11, BIT(0))),
398-
DEF_MOD("rspi_1_pclk", CLK_PLLCLN_DIV8, 5, 7, 2, 23,
399-
BUS_MSTOP(11, BIT(1))),
400-
DEF_MOD("rspi_1_pclk_sfr", CLK_PLLCLN_DIV8, 5, 8, 2, 24,
401-
BUS_MSTOP(11, BIT(1))),
402-
DEF_MOD("rspi_1_tclk", CLK_PLLCLN_DIV8, 5, 9, 2, 25,
403-
BUS_MSTOP(11, BIT(1))),
404-
DEF_MOD("rspi_2_pclk", CLK_PLLCLN_DIV8, 5, 10, 2, 26,
405-
BUS_MSTOP(11, BIT(2))),
406-
DEF_MOD("rspi_2_pclk_sfr", CLK_PLLCLN_DIV8, 5, 11, 2, 27,
407-
BUS_MSTOP(11, BIT(2))),
408-
DEF_MOD("rspi_2_tclk", CLK_PLLCLN_DIV8, 5, 12, 2, 28,
409-
BUS_MSTOP(11, BIT(2))),
410410
DEF_MOD("scif_0_clk_pck", CLK_PLLCM33_DIV16, 8, 15, 4, 15,
411411
BUS_MSTOP(3, BIT(14))),
412412
DEF_MOD("i3c_0_pclkrw", CLK_PLLCLN_DIV16, 9, 0, 4, 16,

0 commit comments

Comments
 (0)