Commit cb2e701
drm/i915/display: Set correct voltage level for 480MHz CDCLK
According to Bspec, the voltage level for 480MHz is to be set as 1
instead of 2.
BSpec: 49208
Fixes: 06f1b06 ("drm/i915/display: Add 480 MHz CDCLK steps for RPL-U")
v2: rebase
Signed-off-by: Chaitanya Kumar Borah <chaitanya.kumar.borah@intel.com>
Reviewed-by: Mika Kahola <mika.kahola@intel.com>
Signed-off-by: Matt Roper <matthew.d.roper@intel.com>
Link: https://patchwork.freedesktop.org/patch/msgid/20230529060747.3972259-1-chaitanya.kumar.borah@intel.com
(cherry picked from commit 5a3c46b)
Signed-off-by: Joonas Lahtinen <joonas.lahtinen@linux.intel.com>1 parent 4002395 commit cb2e701
1 file changed
Lines changed: 26 additions & 4 deletions
| Original file line number | Diff line number | Diff line change | |
|---|---|---|---|
| |||
1453 | 1453 | | |
1454 | 1454 | | |
1455 | 1455 | | |
| 1456 | + | |
| 1457 | + | |
| 1458 | + | |
| 1459 | + | |
| 1460 | + | |
| 1461 | + | |
| 1462 | + | |
| 1463 | + | |
| 1464 | + | |
| 1465 | + | |
| 1466 | + | |
| 1467 | + | |
1456 | 1468 | | |
1457 | 1469 | | |
1458 | 1470 | | |
| |||
3242 | 3254 | | |
3243 | 3255 | | |
3244 | 3256 | | |
| 3257 | + | |
| 3258 | + | |
| 3259 | + | |
| 3260 | + | |
| 3261 | + | |
| 3262 | + | |
| 3263 | + | |
3245 | 3264 | | |
3246 | 3265 | | |
3247 | 3266 | | |
| |||
3384 | 3403 | | |
3385 | 3404 | | |
3386 | 3405 | | |
3387 | | - | |
3388 | 3406 | | |
3389 | | - | |
| 3407 | + | |
3390 | 3408 | | |
3391 | | - | |
| 3409 | + | |
| 3410 | + | |
3392 | 3411 | | |
3393 | | - | |
| 3412 | + | |
| 3413 | + | |
3394 | 3414 | | |
| 3415 | + | |
| 3416 | + | |
3395 | 3417 | | |
3396 | 3418 | | |
3397 | 3419 | | |
| |||
0 commit comments